# MOS INTEGRATED CIRCUIT $\mu PD30450$ # VR4200™ 64-BIT MICROPROCESSOR #### **DESCRIPTION** The µPD30450 (VR4200) is one of NEC's RISC (Reduced Instruction Set Computer) microprocessors, VR series™, and is a high-performance 64-bit microprocessor employing the RISC architecture developed by MIPS. The VR4200 is intended for high-performance, low-cost systems, and features low power dissipation and low cost to realize low-power application. The detailed functions of the Vn4200 are described in the following manual. Be sure to read this manual in designing your system. •Vn4200 User's Manual: IEU-1392 #### **FEATURES** - Employment of RISC architecture developed by MIPS - High-speed operation processing - 5-stage pipeline processing - Integer operation performance : 55 SPECint92 Floating-point operation performance : 30 SPECfp92 - 64-bit registers, integer operation unit, floating-point operation unit - Instruction set compatible with VR4000™ series (conforming to MIPS-I/II/III) - Internal operating frequency: 80 MHz (input clock: 40 MHz) - Cache memory (instruction: 16 KB, data: 8 KB) - Low power dissipation (1.5 W TYP.) - Low power mode - System interface compatible with VR4000PC™ - Supply voltage: 3.3 V±0.3 V #### **APPLICATION** - · Work station of low-end model - Battery-driven laptop or notebook type personal computers - Embedded controller, etc. #### ORDERING INFORMATION | Part Number | Pakage | Maximum Operating<br>Frequency (MHz) | |------------------|------------------------------------------|--------------------------------------| | μPD30450GD-80MML | 208-pin plastic QFP (fine pitch) (□28mm) | 80 | | μPD30450R-80 | 179-pin ceramic PGA (seam weld) | π | The information in this document is subject to change without notice. Document No. ID=3194 (0. D. No. ID=8763) Date Published November 1994 P Printed in Japan © NEC Corporation 1994 © MIPS Technologies Inc. 1992 #### **QUALITY GRADE** Standard Please refer to "Quality Grade on NEC Semiconductor Devices" (Document number IEI-1209), published by NEC Corporation, to determine the quality grade specification on the devices and their recommended applications. #### **PIN CONFIGURATION** • 208-pin plastic QFP (Top View) #### • 179-pin ceramic PGA #### Pad Name | No. | Pad Name | No. | Pad Name | No. | Pad Name | |-----|----------|-----|----------|-----|----------| | 1 | Vop | 7 | VooP | 13 | Voo | | 2 | GND | 8 | PLLCap1 | 14 | GND | | 3 | PLLCap0 | 9 | Voo | 15 | Voo | | 4 | GNDP | 10 | GND | 16 | GND | | 5 | GNDP | 11 | VDD | | | | 6 | VooP | 12 | GND | | | ## **Capacitance of Chip Capacitor** | No. | Capacitance [μF] | No. | Capacitance [μF] | | | |-----|------------------|-------|------------------|--|--| | 1-2 | 10 | 9-10 | 10 | | | | 3-4 | 0.001 | 11-12 | 10 | | | | 5-6 | 10 | 13-14 | 10 | | | | 7-8 | 0.001 | 15-16 | 10 | | | Remark The chip capacitor is mounted for shipment. | No. | Name | No. | Name | No. | Name | No. | Name | |-----|-----------------|----------|-----------------|-----|-----------|------|-----------------| | A2 | Voo | C11 | SysAD41 | K2 | SysAD16 | T11 | SysAD57 | | A3 | GND | C12 | SysAD10 | К3 | Int2 | T12 | SysAD26 | | A4 | Voo | C13 | SysCmd8 | K16 | GNDP | T13 | NC NC | | A5 | SysCmd3 | C14 | SysCmdP | K17 | VooP | T14 | ColdReset | | A6 | GND | C15 | SysAD44 | K18 | GND | T15 | SysAD60 | | A7 | Voo | C16 | SysAD13 | L1 | GND | T16 | SysAD29 | | A8 | GND | C17 | TClock0 | L2 | SysAD48 | T17 | RClock0 | | A9 | Voo | C18 | GND | L3 | Int1 | T18 | Voo | | A10 | GND | D1 | GND | L16 | SysADC3 | U1 | Vod | | A11 | VDD | D2 | SysAD35 | L17 | SysADC7 | U2 | ExtRqst | | A12 | GND | D3 | SysCmd1 | L18 | Voo | U3 | SysAD53 | | A13 | Voo | D16 | TClock1 | M1 | Voo | U4 | NC | | A14 | GND | D17 | SysAD14 | M2 | SysAD17 | U5 | SysAD22 | | A15 | SysAD43 | D18 | VDO | МЗ | SysAD49 | U6 | SysAD23 | | A16 | V <sub>DD</sub> | E1 | SysAD2 | M16 | SysAD31 | U7 | NMi | | A17 | GND | E2 | SysCmd0 | M17 | VDD | UB | SysADC6 | | A18 | GND | E3 | SysAD3 | M18 | GND | U9 | SysAD24 | | B1 | GND | E16 | JTMS | N1 | GND | U10 | BigEndian | | B2 | SysCmd2 | E17 | SysAD46 | N2 | Int0 | U11 | SysAD25 | | В3 | SysAD37 | E18 | SysAD15 | N3 | SysAD50 | U12 | NC NC | | B4 | NC | F1 | V <sub>DD</sub> | N16 | SysAD62 | U13 | SysAD58 | | B5 | SysAD6 | F2 | NC | N17 | SysAD63 | U14 | SysAD27 | | B6 | SysAD7 | F3 | SysAD34 | N18 | Vpp | U15 | SysAD28 | | B7 | SysCmd4 | F16 | JTDO | P1 | SysAD18 | U16 | Reset | | B8 | SysADC4 | F17 | SysAD47 | P2 | ValidIn | U17 | SysAD61 | | B9 | SysAD8 | F18 | GND | Р3 | SysAD19 | U18 | GND | | B10 | SysCmd6 | G1 | GND | P16 | SyncOut | V1 | GND | | B11 | SysAD9 | G2 | SysAD1 | P17 | MasterOut | V2 | , GND | | B12 | SysCmd7 | G3 | SysAD33 | P18 | GND | V3 | Vpp | | B13 | SysAD42 | G16 | JTDI | R1 | Voo | V4 | GND | | B14 | SysAD11 | G17 | SysADC1 | R2 | SysAD51 | V5 | Release | | B15 | SysAD12 | G18 | Div4 | R3 | ValidOut | V6 | Voo | | B16 | DataRate | Н1 | Voo | R16 | RClock1 | V7 | GND | | B17 | SysAD45 | H2 | SysAD32 | R17 | SysAD30 | V8 | V <sub>DD</sub> | | B18 | Voo | Н3 | Int4 | R18 | GND | V9 . | GND | | C1 | V <sub>DD</sub> | H16 | SysADC5 | T1 | GND | V10 | VDD | | C2 | SysAD4 | H17 | JTCK | Т2 | SysAD20 | V11 | GND | | СЗ | SysAD36 | H18 | GND | Т3 | SysAD52 | V12 | VDD | | C4 | SysAD5 | J1 | GND | T4 | SysAD21 | V13 | GND | | C5 | WrRdy | J2 | SysAD0 | T5 | RdRdy | V14 | Voo | | C6 | SysAD38 | J3 | Int3 | Т6 | SysAD54 | V15 | SysAD59 | | C7 | SysAD39 | J16 | Syncin | T7 | SysAD55 | V16 | GND | | C8 | SysADC0 | J17 | MasterClock | T8 | SysADC2 | V17 | V <sub>DD</sub> | | C9 | SysCmd5 | J18 | VDD | T9 | NC | V18 | GND | | C10 | SysAD40 | K1 | Voo | T10 | SysAD56 | ¥ 10 | SND | | | _, | <u> </u> | ¥ UU | 110 | SYSAUSO | | | #### Pin Name BigEndian Big endian ColdReset Cold reset DataRate **Data Rate** Div4 Divide by 4 ExtRqst External request Int (4:0) Interrupt request **JTCK** JTAG clock input JTDI JTAG data in **JTDO** JTAG data out JTMS : JTAG command signal MasterClock : Master clock MasterOut : Master clock out NMI : Non-maskable interrupt request PLLCap (1:0) : Phase Locked loop capacitance RClock : Receive clock RdRdy : Read ready Release : Release Reset : Reset Status (3:0) : Status SyncIn : Synchronization clock input SyncOut : Synchronization clock output SysAD (63:0) : System address/data bus SysADC (7:0) : System address/data check SysCmd (8:0) : System command/data ID bus SysCmdP : System command parity TClock : Transmit clock ValidIn : Valid in ValidOut : Valid out WrRdy : Write ready WrRdy : Write ready Vob : Power supply VooP : Power supply for PLL GND : Ground GNDP : Ground for PLL NC : No Connection ## Contents | 1. | PIN | FUNCTIONS | 8 | |----|-----|--------------------------------------------------|----------| | 2. | СР | INTERNAL ARCHITECTURE | . 10 | | | 2.1 | Pipeline | | | | 2.2 | Internal Function Blocks | | | | 2.3 | Registers | | | | | 2.3.1 CPU registers | | | | | 2.3.2 CP0 registers | | | | 2.4 | Data Format | | | | 2.5 | Cache | | | | 2.6 | Virtual Storage | | | | | 2.6.1 Virtual address space | | | | | 2.6.2 Address conversion | | | | 2.7 | Exception Processing | | | | | | | | 3. | FPL | INTERNAL ARCHITECTURE | . 23 | | | 3.1 | FPU Registers | | | | 3.2 | Data Format | . 24 | | | | | | | 4. | | RFACE | . 25 | | | 4.1 | System Interface | | | | | 4.1.1 System interface request | | | | | 4.1.2 Data transfer rate control | | | | | 4.1.3 Clock interface | 26 | | | | 4.1.4 Setting division ratio of system interface | 26 | | 5. | INT | RNAL/EXTERNAL CONTROL FUNCTION | | | | 5.1 | Reset Function | 27 | | | 5.2 | nterrupt Function | | | | 5.3 | JTAG Boundary Scan Function | | | | 5.4 | ow Power Dissipation Design | 28 | | | 5.5 | ow Power Mode | 28 | | | 5.6 | lardware Debug Support Function | 28 | | | | 6.6.1 Output of internal processor status | 29 | | | | 6.6.2 Output of branch destination address | | | | | | 29 | | 6. | INS | RUCTION SET | 30 | | | 6.1 | nstruction Format | 30 | | | 6.2 | PU Instruction Set | | | | 6.3 | PU Instruction Set | 35 | | | 6.4 | nstruction Execution Time | 37 | | | | .4.1 CPU instruction | | | | | .4.2 FPU instruction | 37<br>38 | | | | | | | 7. | ELECTRICAL SPECIFICATIONS (PRELIMINARY) | 40 | |----|-----------------------------------------------------------|----| | 8. | PACKAGE DRAWINGS | 46 | | ΑP | PENDIX DIFFERENCES AMONG Vr4200, Vr4000PC, AND Vr4400PCTM | 48 | ## 1. PIN FUNCTIONS | Pin Name | Function | Į_ VO | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--| | ExtRqest | External request. This signal is issued by an external agent to request permission to issue an external request. | 1 | | | | | | Release | Releases interface. This signal indicates that the processor releases the system interface to the slave status in response to the ExtRqst signal. | 0 | | | | | | RdRdy | Read ready. This signal indicates that the external agent is ready to accept a read request from the processor. | | | | | | | SysAD (63:0) | System address/data bus. These pins form a 64-bit address/data bus for communication between the processor and external agent. | I/O<br>(3-sta | | | | | | SysADC (7:0) | System address/data chek bus. These pins form an 8-bit bus including a check bit for the SysAD bus. | I/O<br>(3-sta | | | | | | SysCmd (8:0) | System command/data ID bus. These pins form a 9-bit bus for communication of commands and data identifiers between the processor and external agent. | I/O<br>(3-sta | | | | | | SysCmdP | System command/data ID bus parity. This is an even parity bit for the SysCmd bus. | I/O<br>(3-sta | | | | | | ValidIn | Valid in. This signal indicates that the external agent drives a valid address or data on the SysAD bus and a valid command or data identifier on the SysCmd bus. | ı | | | | | | ValidOut | Valid out. This signal indicates that the processor drives a valid address or data on the SysAD bus and a valid command or data identifier on the SysCmd bus. | 0 | | | | | | WrRdy | Write ready. This signal indicates that the external agent is ready to accept a write request from the processor. | 1 | | | | | | Int (4:0) | Interrupt. These are general processor interrupt requests by which the input statuses of bits 14 to 10 of the cause register can be checked. | ı | | | | | | NMI | Non-maskable interrupt. This is an interrupt request that cannot be masked. | ı | | | | | | JTDI | JTAG data input.<br>Inputs JTAG serial data. | ı | | | | | | JTCK | JTAG clock input. Inputs JTAG serial clock. | ı | | | | | | JTDO | JTAG data output. Outputs JTAG serial clock. | 0 | | | | | | JTMS | JTAG command. JTAG command signal. Indicates that the input serial data is command data. | 1 | | | | | | MasterClock | Master clock. Inputs the master clock as the operating frequency of the processor. | | | | | | | Pin Name | Function | 1/0 | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | MasterOut | Master clock output. Master clock output in synchronization with the master clock. | 0 | | RClock | Receive clock. Received clock as the system interface frequency. | 0 | | TClock | Transmit clock. Transmit clock as the system interface frequency. | 0 | | SyncOut | Synchronization clock output. Outputs a synchronization clock. SyncOut must be connected to SyncIn via the model of delay cause among MasterOut, TClock, RClock, and external agent. | 0 | | Syncin | Synchronization clock input. Inputs a synchronization clock. | ı | | ColdReset | Cold reset. This signal is asserted on power-ON reset or cold reset. SClock, TClock, and RClock start output in synchronization with the deassert edge of this signal. This signal must also be deasserted in synchronization with MasterOut. | 1 | | Reset | Reset. This signal is asserted on power-ON reset, cold reset, or software reset. This signal must be deasserted in synchronization with MasterOut. | ı | | Status (3:0) | Status display. These pins output the internal statuses of the current processor cycle. | 0 | | BigEndian | Big endian. Sets the endian mode of the system interface. 0: little endian, 1: big endian | ı | | DataRate | Deta transfer rate. Sets the transfer rate of data at which the processor transfers data to the external agent. 0: DDx, 1: Dxx | I | | Div4 | Divide by 4 (operating frequency of system interface). Sets the division ratio of the system interface frequency with respect to the pipeline clock. 0: 1/4PClock, 1: 1/2PClock However, a setting through this pin is not supported by the current V#4200. Fix this pin to 1. | i I | | PLLCap (1:0) Note | Phase Locked Loop capacitance. Connect a capacitor to adjust the internal PLL across these pins. | _ | | VodP | Voo for PLL. Power supply for the internal PLL. | <del>-</del> | | GNDP | Ground for PLL. Ground for the internal PLL. | _ | | Voo | Power supply | | | GND | Ground | _ | Note These pins are provided to the QFP only. These pins are provided on the top of the PGA, and a capacitor is mounted for shipment. ## 2. CPU INTERNAL ARCHITECTURE ## 2.1 Pipeline Each instruction is executed in the following five steps: - (1) IC Instruction cache fetch - (2) RF Register fetch - (3) EX Execution - (4) DC Data cache fetch - (5) WR Write back The VR4200 uses a 5-stage pipeline. The pipeline operates in accordance with a clock (PClock) two times that of MasterClock, and instructions are executed at almost one per cycle. Therefore, ordinary instructions are executed overlapping with each other, as shown in Fig. 2-1. IC RF ΕX DC WB 1C RF EX DÇ WB IC RF DC EX WB IC RF EΧ DC WB IC Current CPU cycle RF WB Fig. 2-1 Pipeline of Vn4200 (5 stages) #### 2.2 Internal Function Blocks The VR4200 consists of several functional blocks, such as an execution unit, coprocessor 0, instruction cache, data cache, and system interface. Fig. 2-2 Internal Block Diagram ## (1) System interface This block performs interfacing when the processor accesses an external device (such as a memory). This interface is compatible with the system interface bus used by the VR4000. The external device is accessed by a 64-bit address/data multiplexed bus. #### (2) Clock generator The clock generator doubles the frequency of an externally input clock (MasterClock) to generate a pipeline clock (PClock). PClock is further divided by two and used as a system interface clock. #### (3) Instruction cache The instruction cache consists of direct mapping, virtual index, and physical tag type, and has a capacity of 16K bytes. #### (4) Execution unit This block executes integer and floating-point operations. It consists of a 64-bit register file, 64-bit integer/mantissa data bus, and exponent data bus. #### (5) Coprocessor 0 (CP0) This block performs exception processing. It contains a memory management unit (MMU), and manages addresses. Virtual addresses are converted into physical addresses by TLB (Translation Lookaside Buffer: high-speed conversion buffer mechanism). #### (6) Data cache This cache consists of direct mapping, virtual index, and physical tag type, and has a capacity of 8K bytes. #### (7) Instruction address block This block calculates the effective address of the instruction to be fetched next. It consists of a program counter (PC) increment block, target address addition block, and branch address select block. #### (8) Pipeline control block This block controls stall so that the pipeline can operate normally. #### 2.3 Registers #### 2.3.1 CPU registers Fig. 2-3 shows the CPU registers of the Vn4200. The bit width of these registers is determined by the operation mode of the processor (in 32-bit mode: 32 bits, in 64-bit mode: 64 bits). Of the 32 general registers, the following two have special meanings: - Register r0: The contents of this register are always 0. This register can be described as the target register of an instruction when the result of an operation is to be discarded. When the value of 0 is necessary, this register can be used as a source register. - Register r31: This register is a link register for the JAL and JALR instructions. Therefore, do not use this register by any other instructions. The two multiply/divide registers (HI, LO) store the result of an integer multiplication, or the quotient (LO) and remainder (HI) resulting from an integer division. General registers Multiply/divide registers 63 0 63 Ю Ш r1 r2 63 LO r29 Program counter r30 r31 PC Flg. 2-3 CPU Registers No program status word (PSW) is provided. The function of the PSW is executed by the status register and cause register integrated to the system control coprocessor (CP0). ## 2.3.2 CP0 registers The system control coprocessor 0 (CP0) supports virtual memory systems and exception processing. Entry Lo0 2" Entry Hi Index Context BadVAddr. 10\* 0\* 8\* Entry Lo1 Count Compere Random 9\* 11\* Cause Page mask Status 5\* 12\* 13\* TLB EPC Wired Watch Lo 6\* 14\* 18\* PRId Watch Hi X context ("Safe" entry) 15\* 19\* 20\* 0 127 0 Config Parity error Cache error 16 26\* 27\* LLAddr Tag Lo Error EPC Tag Hi 17\* 28\* 29\* 30. Fig. 2-4 CP0 Registers - Remarks 1. The registers shown as white boxes in the above figure are used for memory management system, and those shown in shaded boxes are used for exception processing. - 2. "\*" indicates a register number. Table 2-1 CP0 Registers | No. | Register | Description | |-------|--------------|-------------------------------------------------------| | 0 | Index | Programmable pointer to TLB array | | 1 | Random | Pseudo random pointer to TLB array (read only) | | 2 | Entry Lo0 | Second half of TLB entry for even VPN | | 3 | Entry Lo1 | Second half of TLB entry for odd VPN | | 4 | Context | Pointer to virtual PTE table of kernel in 32-bit mode | | 5 | Page master | Specifies page size | | 6 | Wired | Number of wired TLB entries | | 7 | _ | RFU (Reserved for Future Use: reserved) | | 8 | BadVAddr | Displays virtual address where error occurs last | | 9 | Count | Timer count | | 10 | Entry Hi | First half of TLB entry (including ASID) | | 11 | Compare | Timer compare value | | 12 | Status | Sets operation status | | 13 | Cause | Displays cause of exception that occurs last | | 14 | EPC | Exception program counter | | 15 | PRId | Processor revision ID | | 16 | Config | Sets memory system mode | | 17 | LLAddr | Displays address of LL instruction | | 18 | Watch Lo | Lower bits of memory reference trap address | | 19 | Watch Hi | Higher bits of memory reference trap address | | 20 | X context | Pointer to virtual PTE table of kernel in 64-bit mode | | 21–25 | _ | RFU | | 26 | Parity error | Parity bit of cache | | 27 | Cache error | Cache error and status register | | 28 | Tag Lo | Cache tag register, low | | 29 | Tag Hi | Cache tag register, high | | 30 | Error EPC | Error exception program counter | | 31 | | RFU | ## 2.4 Data Format The Va4200 uses four data formats: double word (64-bit), word (32-bit), half word (16-bit), and byte (8-bit) formats. The byte order can be configured in either big-endian or little-endian order. Fig. 2-5 Byte Address in Word #### (a) Big endian | | 31 | 24 23 | 16 | 15 | 87 | 0 | Word address | |----------------|----|-------|----|----|----|---|--------------| | Higher address | 8 | | 9 | 10 | 11 | | 8 | | | 4 | | 5 | 6 | 7 | | 4 | | Lower address | 0 | | 1 | 2 | 3 | | 0 | - The highest byte is the lowest address. - A word is addressed by the address of the highest byte. #### (b) Little endlan | | 31 24 | 23 16 | 15 8 | 17 0 | Word address | |----------------|-------|-------|------|------|--------------| | Higher address | 11 | 10 | 9 | 8 | 8 | | | 7 | 6 | 5 | 4 | 4 | | Lower address | 3 | 2 | 1 | 0 | 0 | - The lowest byte is the lowest address. - A word is addressed by the address of the lowest byte. Fig. 2-6 Byte Address in Double Word (1/2) #### (a) Big endian | | 63 | | | | _ | | | 0 | Double word address | |----------------|----|----|----|----|----|----|----|----|---------------------| | Higher address | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 16 | | | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 8 | | Lower address | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | - The highest byte is the lowest address. - A word is addressed by the address of the lowest byte. Fig. 2-6 Byte Address In Double Word (2/2) #### (a) Little endlan | | 63 | | | | | | | 0 | Double word address | |----------------|----|----|----|----|----|----|----|----|---------------------| | Higher address | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 16 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 8 | | Lower address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 0 | - The lowest byte is the lowest address. - A word is addressed by the address of the lowest byte. #### 2.5 Cache #### (1) Instruction cache The features of the instruction cache are as follows: - Internal cache memory - Capacity: 16K bytes - Direct mapping - Virtual index address - · Physical tag check - 8-word (32-byte) cache line ## (2) Data cache The features of the data cache are as follows: - · Internal cache memory - Capacity: 8K bytes - Write back - Direct mapping - Virtual index address - Physical tag check - 4-word (16-byte) cache line Fig. 2-7 Cache Memory Block Diagram ## (a) Instruction cache DataP: parity bit for data Data: data (of 1 line) PTag: physical tag V: valid bit P: tag parity ## (b) Data cache DataP: parity bit for data Data: data (of 1 line) PTag: physical tag V: valid bit P: tag parity #### 2.6 Virtual Storage #### 2.6.1 Virtual address space The VR4200 has two operation modes: 32-bit and 64-bit modes. In addition, it also has three types of operating modes: user mode, supervisor mode, and kernel mode. The following figures show the virtual address space in the respective modes: 1TB w/TLB mapping Can be cached xuseg 2 GB w/TLB mapping Can be cached 0×0000 00000 Fig. 2-8 User Mode Address Space Fig. 2-9 Supervisor Mode Address Space 0x0000 0000 0000 0000 useg Fig. 2-10 Kernel Mode Address Space | | 32 bits | | | 64 bits | | |----------------------------|--------------------------------------------|-------|------------------------------------------------|------------------------------------------|--------| | 0xFFFF FFFF | 0.5 GB | | 0xFFFF FFFF FFFF FFFF<br>0xFFFF FFFF E000 0000 | 0.5 GB<br>w/TLB mapping<br>Can be cached | ckseg3 | | | w/TLB mapping<br>Can be cached | kseg3 | 0xFFFF FFFF DFFF FFFF 0xFFFF FFFF C000 0000 | 0.5 GB<br>w/TLB mapping<br>Can be cached | cksseg | | 0×E000 0000<br>0×DFFF FFFF | | | 0xFFFF FFFF BFFF FFFF 0xFFFF FFFF A000 0000 | 0.5 GB<br>w/TLB mapping<br>Can be cached | ckseg1 | | | 0.5 GB<br>w/TLB mapping<br>Can be cached | ksseg | 0xFFFF FFFF 9FFF FFFF<br>0xFFFF FFFF 8000 0000 | 0.5 GB<br>w/TLB mapping<br>Can be cached | ckseg0 | | 0×C000 0000 | | | 0xFFFF FFFF 7FFF FFFF<br>0xC000 00FF 8000 0000 | Address error | | | 0×BFFF FFFF | 0.5 GB | | 0xC000 00FF 7FFF FFFF | w/TLB mapping<br>Can be cached | xkseg | | | w/o TLB mapping<br>Can be cached | kseg1 | 0xC000 0000 0000 0000<br>0xBFFF FFFF FFFF FFFF | Address error | | | 0×A000 0000<br>0×9FFF FFFF | | | 0×9800 0002 0000 0000<br>0×9800 0001 FFFF FFFF | w/o TLB mapping | | | | 0.5 GB<br>w/o TLB mapping<br>Can be cached | kseg0 | 0×9800 0000 0000 0000<br>0×97FF FFFF FFFF FFFF | Can be cached | xkphys | | 0×8000 0000<br>0×7FFF FFFF | Can be cached | | 0×9000 0002 0000 0000<br>0×9000 0001 FFFF FFFF | Address error | | | UX/FFF FFFF | | | 0×9000 0000 0000 0000<br>0×8FFF FFFF FFFF FFFF | w/o TLB mapping<br>Can be cached | xkphys | | | 2 GB<br>w/TLB mapping<br>Can be cached | kuseg | | Address error | | | 0×0000 0000 | | | 0×4000 0100 0000 0000<br>0×4000 00FF FFFF FFFF | | | | 5,0000 0000 | | | | 1 TB<br>w/TLB mapping<br>Can be cached | xksseg | | | | | 0x4000 0000 0000 0000<br>0x3FFF FFFF FFFF FFFF | | | | | | | | Address error | | | | | | 0×0000 0100 0000 0000<br>0×0000 00FF FFFF FFFF | <del>-</del> | | | | | | | 1 TB<br>w/TLB mapping<br>Can be cached | xkuseg | | | | | 0×0000 0000 0000 0000 | | | #### 2.6.2 Address conversion Conversion from a virtual address to a physical address is carried out in page units by the internal TLB (Translation Lookaside Buffer). TLB is of full-associative configuration and has 64 entries at the virtual address side and 32 entries at the physical address side. The page size is variable from 4K bytes to 16M bytes. If a TLB entry is not hit, a TLB unmatch exception occurs in the 32-bit mode, and a XTLB unmatch exception occurs in the 64-bit mode. Exchange the contents of TLB by software. The following figure illustrates the outline of address conversion. Fig. 2-11 Outline of Address Conversion A TLB entry is read/written by loading/storing the TLB entry indicated by the index register and random register among entry Hi, Entry Lo1, Entry Lo0, and page mask registers. The following figure outlines TLB manipulation. Fig. 2-12 Outline of TLB Manipulation ## 2.7 Exception Processing When an exception is detected, interrupts are disabled, the operating mode is changed to the kernel mode, and execution jumps to a specified exception handler. If an exception occurs, the EPC register holds a restart address that is used to resume execution. The restart address is the address of the instruction that has caused the exception, or the address of the branch instruction immediately before if the instruction has been executed in the branch delay slot. **Table 2-2 Exceptions** | Exception | Vector (32-bit mode) | Cause | | | | |-------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--| | Reset | | Generates if ColdReset signal has been made active once and then inactive. | | | | | Soft Reset | 0xBFC0 0000<br>(BEV bit is auto-<br>matically set to 1.) | Generates when Reset signal has been made active once and then inactive. | | | | | NMI | | Generates when NMI signal falls. | | | | | TL8 Unmatch | 0×8000 0000 (BEV=0)<br>0×BFC0 0200 (BEV=1) | If TLB entry matching address referenced in 32-bit mode is missing. | | | | | XTLB Unmatch | 0×8000 0080 (BEV=0)<br>0×BFC0 0280 (BEV=1) | If TLB entry matching address referenced in 64-bit mode is missing. | | | | | Cache Error | 0×A000 0100 (BEV=0)<br>0×BFC0 0300 (BEV=1) | Generates if parity error of system bus and cache is detected. | | | | | TLB Invalid | | If TLB entry matching referenced physical address is invalid. | | | | | TLB Change | | If TLB entry matching physical address referenced by store instruction is valid but cannot be written. | | | | | Address Error | | If word not positioned is accessed, or if virtual address that cannot be used in user and supervisor modes is referenced. | | | | | Bus Error | | If error is indicated by data identifier. | | | | | Integer Overflow | | Generates if 2's complement overflow occurs as result of executing addition or subtraction. | | | | | Trap | | If condition becomes true when trap instruction is executed. | | | | | System Call | 0×8000 0180 (BEV=0) | Generates when SYSCALL instruction is executed. | | | | | Break Point | 0×BFC0 0380 (BEV=1) | Generates when BREAK instruction is executed. | | | | | Reserved Instruction | | If attempt is made to execute undefined instruction. | | | | | Coprocessor Cannot<br>be Used | | If use of corresponding coprocessor unit is not enabled when coprocessor instruction is executed. | | | | | Floating-point<br>Operation | | If error occurs when FPU instruction is executed. | | | | | Watch | | If attempt is made to reference physical address in watch Lo/watch Hi register by load/store instruction. | | | | | Interrupt | | If one of eight interrupt sources becomes active. Can be classified into three types: external, software, and timer. | | | | Remark The higher 32 bits of the exception vector are all 1 in the 64-bit mode, and the lower 32 bits are the same as the vector address in the 32-bit mode. #### 3. FPU INTERNAL ARCHITECTURE Unlike the VR4000 and VR4400 $^{\text{TM}}$ , The FPU (floating-point operation unit) of the VR4200 is integrated to the CPU (integer operation unit). The CPU and FPU use the same data bus, and the FPU instructions are executed by the hardware of the CPU. VR4200 logically handles the FPU as an independent coprocessor and can execute all the floating-point instructions defined by MIPS ISA. ### 3.1 FPU Registers #### (1) Floating-point general registers (FGRs) These registers are physical general registers and can be directly accessed. There are 32 general registers. The bit length of these registers varies depending on the content of the FR bit of the status register. #### (2) Floating-point registers (FPRs) These 64-bit logical registers hold a floating-point value when a floating-point operation is executed. The number of FPRs varies depending on the contents of the FR bit of the status register. #### (3) Floating-point control registers (FCRs) There are the following two FCRs: #### (a) Control/status register (FCR31) This register controls and monitors exceptions, holds the result of a comparison operation, and sets a rounding mode. #### (b) Processor/revision register (FCR0) This register holds the revision information of the FPU. Fig. 3-1 FPU Registers ## (a) FGR and FPR ## (i) When FR bit = 0 #### (ii) When FR bit = 1 | Floating-point re | gister (FP | R) Floating-point general register (FGR) | Floating-point register (FPR) | Floating-point<br>general register (FGR) | |-------------------|------------|------------------------------------------|-------------------------------|------------------------------------------| | | | 31 0 | 63 | 0 | | FPRO · | (fow)_ | FGR0 | FPR0 | FGR0 | | | (high) | FGR1 | FPR1 | FGR1 | | FPR2 | (low) | FGR2 | PFR2 | PGR2 | | rrnz ' | (high) | FGR3 | · [ | • | | • | ` | · - | • | • | | • | | | ' - | · · · · · · · · · · · · · · · · · · · | | • | | | FPR29 | FGR29 | | FPR28 | (low)_ | FGR28 | FPR30 | FGR30 | | FFR28 | (high) | FGR29 | PFR31 | PGR31 | | EDD00 | (low) | FGR30 | _ | | | FPR30 | (high) | FGR31 | | | | | | | | | (b) FCR | 31 | | |----|--| | | | ## (ii) Processor/revision register (FCR0) | 31 | 0 | |----|---| | | | #### 3.2 Data Format # (1) Floating-point format FPU supports 32-bit (single-precision) and 64-bit (double-precision) IEEE754 floating-point operations. ## (2) Fixed-point format The value of a fixed point is computed in the format of 2's complement. #### 4. INTERFACE ## 4.1 System Interface The input/output timing of the processor is as follows: - The processor output starts changing at the rising edge of SClock. - The processor input is latched at the rising edge of SClock. The following two buses are used for system interfacing: - SysAD (63: 0): This bus transfers addresses and data. - SysCmd (8: 0): This bus transfers commands and data identifiers. The SysAD and SysCmd buses are bidirectional buses and are driven by the processor or external agent. These buses enter the following two states depending on the direction in which they are driven: - Master state : The buses are driven by the processor to issue a processor request. - Slave state : The buses are driven by the external agent to issue an external request. The following two cycles are used depending on the information included in the SysAD bus: - Address cycle: The valid address is included in the SysAD bus. - Data cycle : The valid data is included in the SysAD bus. Here are brief descriptions of the interface control signals: - ValidOut: This signal is asserted by the processor when the SysAD and SysCmd buses are valid in the master state. - ValidIn : This signal is asserted by the external agent when the SysAD and SysCmd buses are valid in the slave state. - ExtRqst : This signal is asserted by the external agent when the external agent issues an external request. - Release : This signal is used by the processor to place the system interface in the slave state. - RdRdy : This signal is used by the external agent to inform that it is ready to accept a processor read request. - WrRdy : This signal is used by the external agent to inform that it is ready to accept a processor write request. #### 4.1.1 System interface request The system interface supports the following requests: | Request | Outline | Data Unit | | | |-------------------------|-------------------------------------|------------------------|--|--| | Processor Read Request | Read request to main memory or I/O | 1-7 bytes, 2/4/8 words | | | | Processor Write Request | Write request to main memory or I/O | | | | | External null Request | Request to release system interface | | | | | External Write Request | Interrupt request from system bus | 1 word | | | As an example of the protocol of the system interface request, Fig. 4-1 shows the timing of the processor read request and read response. Fig. 4-1 Timing of Processor Read Request and Read Response (block transfer) ## 4.1.2 Data transfer rate control The system interface supports a data transfer rate of double words per 1 SCycle maximum. ## (1) To transfer data from external agent to processor The external agent can transfer data at any transfer rate. The data is accepted only in a cycle in which ValidIn is asserted. ## (2) To transfer data from processor to external agent The transfer rate is selected by the DataRate pin at reset from DDx and Dxx (D: data cycle, x: vacant cycle). #### 4.1.3 Clock interface The input clock of the Vn4200 is called MasterClock. This clock is internally multiplied to generate PClock based on which the pipeline operation is performed. The system bus operates based on SClock. However, SClock is externally output. Instead, the CPU supplies the external agent with RClock as the reference input clock and TClock as the reference output clock. The operating frequencies of SClock, RClock, and TClock are usually half that of PClock, and the same as that of MasterClock. ## 4.1.4 Setting division ratio of system interface The division ratio of the system interface is set from the Div4 pin at reset<sup>Note</sup>. The pipeline operating frequency can be divided by two or four. Where the external clock is 40 MHz, the pipeline operates at 80 MHz; therefore, the operating frequency of the system bus is 40 MHz or 20 MHz. Note Setting by this pin is not supported by the current VR4200. #### 5. INTERNAL/EXTERNAL CONTROL FUNCTION #### 5.1 Reset Function Reset can be effected in three ways: power-ON reset, cold reset, and soft reset. Cold reset and soft reset is effected with the power turned ON. The internal status is initialized at reset. When soft reset is effected, however, only the contents of the system interface and cache memory become undefined, and the other internal status is not initialized but the status before reset is retained. #### (1) Power-ON reset and cold reset Power-ON reset or cold reset is effected when both the ColdReset and Reset signals are made active. During reset, data is input from the initial setting pin to set the internal initial status of the processor. Table 5-1 shows the set contents of each pin. Pin Name BigEndian Byte order 0: little endian 1: big endian DataRate Data transfer rate of external device 0: DDx pattern 1: Dxx pattern Div4 Note Operating speed of system interface (vs. PClock) 0: 1/4 1: 1/2 Table 5-1 Setting of Initial Status Note Setting of this pin is not supported by the current Vn4200. Set this pin to 1. #### (2) Soft reset Soft reset is executed by making the Reset signal active. This reset does not input the initial status from the initial setting pin, but the status before reset is retained. #### 5.2 Interrupt Function #### (1) Maskable interrupt This interrupt is subject to mask control. Mask processing is performed by the status register (whether each interrupt is processed or interrupts are processed all at once can be specified). No priority is assigned to each interrupt. #### (a) Hardware interrupts (5 sources) These interrupts are accepted when an external write request is issued or when the Int(4:0) signal is asserted. 27 #### (b) Software interrupt (2 sources) These interrupts are accepted when the IPO and IP1 bits of the cause register are set to 1. #### (c) Timer interrupt (1 source) This interrupt is accepted when the value of the count register becomes equal to the value of the compare register and when the IP7 bit of the cause register is set to 1. ## (2) Non-maskable interrupt (1 source) This interrupt cannot be masked. It is accepted when the external write request is issued or when the NMI signal is asserted. # 5.3 JTAG Boundary Scan Function Mutual connection of each device on the board can be tested by the boundary interface that uses the JTAG protocol (the Vn4200 itself cannot be tested). A TAP controller, JTAG instruction register, JTAG boundary scan register, and JTAG bypass register are incorporated according to the specifications of JTAG (however, JTAG of the Vn4200 only has the external test function of the JTAG boundary scan register). #### 5.4 Low Power Dissipation Design The Ve4200 has made the following improvements to reduce the power dissipation, as compared with the Ve4000 and Ve4400: - · Power management of cache in bank units - Cache prefetch (Two instructions are simultaneously fetched.) - 3.3-V operation - Employment of write back cache (to reduce the number of times the system bus is accessed) - · Integrating integer operation unit and floating-point operation unit - Employment of simple 5-stage pipeline - Power management by modular execution unit These features make it possible that the VR4200 operates on 1.5 W (TYP.). Moreover, a low power mode in which the power dissipation can be dynamically reduced during operation can also be used (refer to 5.5 Low Power Mode). #### 5.5 Low Power Mode The VR4200 is set in the low power mode when the bit 27 (RP bit) of the status register is set to 1. Normally, the processor operates with the frequency of the CPU internal clock (PClock) two times higher than that of MasterClock and the frequency of the system bus clock (SClock, TClock, RClock) the same as that of MasterClock. In the low power mode, however, the frequencies of PClock and the clock of the system bus are reduced to the 1/4 of those in the normal operation mode. This means that the frequency of PClock is reduced to the 1/2 of that of MasterClock and that the frequency of the clock of the system bus is reduced to the 1/4 of that of MasterClock. This mode can therefore reduce the power dissipation of the CPU to about the 1/4 of that in the normal operation mode. #### 5.6 Hardware Debug Support Function The VR4200 has a function to output which instruction is currently executed by the pipeline to Status (3:0). Moreover, it can also output a branch destination physical address from SysAD (63:0) if the instruction address is changed as a result of execution of a branch or jump instruction or generation of an exception. These functions can be used when the bit 24 (ITS bit: instruction trace) of the status register is set to 1. #### 5.6.1 Output of internal processor status Status (3:0) outputs the current operation status of the pipeline and the category of the instruction executed in the WB stage. Status (3:0) is output in synchronization with the rising edge of PClock. #### 5.6.2 Output of branch destination address This function forcibly generates an instruction cache miss in the following cases: - If the branch condition is satisfied when a branch instruction is executed - If the contents of PC are changed as a result of executing a jump instruction or generation of an exception. If an instruction cache miss occurs, SysAD (63:0) issues a processor block read request, which allows the external agent to know changes in addresses. In response to the processor block read request, return response data in the same manner as to the normal request. The output address is not the value of the PC (virtual address), but a physical address. #### 6. INSTRUCTION SET An instruction of the Vn4200 consists of 1 word (32 bits) located at the word boundary. There are the three types of instruction formats, as shown in Fig. 6-1. By using only three instruction formats, decoding an instruction is simplified. Operations and addressing modes that are complicated and are not used so frequently are realized by the compiler. #### 6.1 Instruction Format Fig. 6-1 Instruction Format #### I-type (immediate type) | 31 | 26 | 25 21 | 20 16 | 3 15 | 0 | |----|----|-------|-------|-----------|---| | | ор | rs | rt | immediate | | #### J-type (Jump type) #### R-type (register type) | 31 | 26 | 25 21 | 20 1 | 615 1 | 1 10 6 | 5 0 | |----|----|-------|------|-------|--------|-------| | | ор | rs | rt | rd | sa | funct | | ор | 6-bit op code | |-----------|----------------------------------------------------------------| | rs | 5-bit source register specifier | | rt | 5-bit target (source/destination) register or branch condition | | immediate | 16-bit immediate, branch displacement, or address displacement | | target | 26-bit unconditional branch target address | | rd | 5-bit destination register specifier | | sa | 5-bit shift amount | | funct | 6-bit function field | ## 6.2 CPU Instruction Set The CPU instructions of the Vn4200 can be classified into an instruction set that is common to all the Vn series processors (ISA: Instruction Set Architecture), the instruction set that is executed by the Vn4000 series (extended ISA), and a system control coprocessor instruction set. The list of each instruction set is shown on the following pages. Table 6-1 CPU Instruction Set: ISA (1/3) | Instruction | Description | | | | | Format | | | | |----------------|---------------------------------|------------|----|------------|----------------|--------|------------------|--|--| | Load/store in | nstructions | op base rt | | | | offset | | | | | LB | Load Byte | | | | LB | | rt, offset (base | | | | LBU | Load Byte Unsigned | | | | LBU | | rt, offset (base | | | | LH | Load Halfword | | | | LH | | rt, offset (base | | | | LHU | Load Halfword Unsigned | | | | LHU | | rt, offset (base | | | | LW | Load Word | | | | LW | | rt, offset (base | | | | LWL | Load Word Left | | | | LWL | | rt, offset (base | | | | LWR | Load Word Right | | | | LWR | | rt, offset (base | | | | SB | Store Byte | | | | SB | | rt, offset (base | | | | SH | Store Halfword | | | | SH | | rt, offset (base | | | | sw | Store Word | | | | sw | | rt, offset (base | | | | SWL | Store Word Left | | | | SWL | | rt, offset (base | | | | SWR | Store Word Right | | | | SWR | | rt, offset (base | | | | ALU immedi | ate instructions | ор | rs | rt | <del>-</del> - | offset | | | | | ADDI | Add Immediate | | | - | ADDI | | rt, rs, immedia | | | | ADDIU | Add Immediate Unsigned | | | | ADDIU | | rt, rs, immedia | | | | SLTI | Set On Less Than Immediate | | | | SLTI | | rt, rs, immedia | | | | SLTIU | Set On Less Than Immediate l | Jnsigned | | | SLTIU | | rt, rs, immedia | | | | ANDI | And Immediate | · | | | ANDI | | rt, rs, immedia | | | | ORI | Or Immediate | | | | ORI | | rt, rs, immedia | | | | XORI | Exclusive Or Immediate | | | | XORI | | rt, rs, immedia | | | | LUI | Load Upper Immediate | | | | LUI | | rt, immediate | | | | 3-operand ty | pe instructions | ор | rs | rt | rd | sa | funct | | | | ADD | Add | | | | ADD | | rd, rs, rt | | | | ADDU | Add Unsigned | | | | ADDU | | rd, rs, rt | | | | SUB | Subtract | | | | SUB | | rd, rs, rt | | | | SUBU | Subtract Unsigned | | | | SUBU | | rd, rs, rt | | | | SLT | Set On Less Than | | | | SLT | | rd, rs, rt | | | | SLTU | Set On Less Than Unsigned | | | | SLTU | | rd, rs, rt | | | | AND | And | | | | AND | | rd, rs, rt | | | | OR | Or | | | | OR | | rd, rs, rt | | | | XOR | Exclusive Or | | | | XOR | | rd, rs, rt | | | | NOR | Nor | | | | NOR | | rd, rs, rt | | | | Shift instruct | tions | ор | rs | rt | rd | 58 | funct | | | | SLL | Shift Left Logical | | | | SLL | | rd, rt, sa | | | | SRL | Shift Right Logical | | | | SRL | | rd, rt, sa | | | | SRA | Shift Right Arithmetic | | | | SRA | | rd, rt, sa | | | | SLLV | Shift Left Logical Variable | | | | SLLV | | rd, rt, sa | | | | SRLV | Shfit Right Logical Variable | | | | SRLV | | rd, rt, rs | | | | SRAV | Shfit Right Arithmetic Variable | SRAV | | rd, rt, rs | | | | | | Table 6-1 CPU Instruction Set: ISA (2/3) | Instruction | Des | | Format | | | | | | | |------------------------------|---------------------------------------------------------------------------------------|--------------|----------|-------|-------------------|----------------|----------------------------------------------------|----------|--| | Multiply/divide instructions | | ор | rs | rt | rd | 5 <del>8</del> | funct | | | | MULT | Multiply | | | - | MULT | | rs, rt | _ | | | MULTŲ | Multiply Unsigned | | | | MULTU | J | rs, rt | | | | DIV | Divide | | | | DIV | | rs, rt | | | | DIVU | Divide Unsigned | | | | DIVU | | rs, rt | | | | MFHI | Move From HI | | | | MFHI | | rd | | | | MFLO | Maye From LO | | | | | | | | | | MTHI | Move to HI | | | | MFLO rd | | | | | | MTLO | Move To LO | | | | MTHI | | rs<br>rs | | | | Jump instru | ctions (1) | ор | | | target | | | | | | J | Jump | | <u> </u> | | J | - | target | | | | JAL | Jump And Link | | | | | | target | | | | | Verify And Ellik | | · | · | JAL | | target | | | | Jump instru | ctions (2) | ор | rs | rt | rd | sa | funct | | | | JR | Jump Register | | | | JR | | rs | _ | | | JALR | Jump And Link Register | | | | JALR | | rs, rd | | | | Branch instr | uctions (1) | ор | rs | rt | | offset | | | | | BEQ | Branch On Equal | | | · · · | BEQ | | rs. rt. offset | | | | BNE | Branch On Not Equal | | | | BNE | | | | | | BLEZ | Branch On Less Than Or Equa | d To Zoro | | | | | rs, rt, offset | | | | BGTZ | Branch On Greater Than Zero | 10 2610 | | | BLEZ | | rs, offset<br>rs, offset | | | | Branch instru | uctions (2) | REGIMM | rs | sub | | offset | | | | | | | | | | 1 | | | | | | BLTZ | Branch On Less Than Zero | | | | BLTZ. | | rs, offset | | | | BGEZ | Branch On Greater Than Or Ed | | | | BGEZ | | rs, offset | | | | BLTZAL | Branch On Less Than Zero An | | | | BLTZAL rs, offset | | | | | | BGEZAL | Branch On Greater Than Or Ed | qual To Zero | And Link | | BGEZAL | - | rs, offset | _ | | | Special instr | uctions | SPECIAL | rs | rt | rd | sa | funct | | | | SYNC | Synchronize | | | | SYNC | | | | | | SYSCALL | System Call | | | | SYSCAL | ı | | | | | BREAK | Breakpoint | | | | BREAK | · <b>L</b> | | | | | Coprocessor | instructions (1) | ор | base | rt | | offset | | | | | LWCz | Load Word To Coprocessor z | | | | LWCz | | m offens (b | | | | SWCz | Store Word From Coprocessor | | | | SWCz | | rt, offset (bas | | | | | instructions (2) | | | | | <u> </u> | <del>- · · · · · · · · · · · · · · · · · · ·</del> | <u>→</u> | | | | | COPz | sub | rt | rd | | 0 | | | | | Move To Coprocessor z | | | | MTCz | | rt, rd | _ | | | MTCz | | | | | 1 | | | | | | MFCz | Move From Coprocessor z | | | | MFCz | | rt, rd | | | | | Move From Coprocessor z<br>Move Control To Coprocessor<br>Move Control From Coprocess | | | | MFCz<br>CTCz | | rt, rd<br>rt, rd | | | Table 6-1 CPU Instruction Set: ISA (3/3) | Instruction | 1 | | Format | | | | |--------------|------------------------------------------------|------|--------|--|--------------|------------------| | Coprocess | or instructions (3) | COPz | со | | cofun | | | COPz | Coprocessor z Operation | า | | | COPz | cofun | | Coprocess | Coprocessor instructions (4) COPz BC br | | | | | ffset | | BCzT<br>BCzF | Branch On Coprocessor<br>Branch On Coprocessor | | | | BCzT<br>BCzF | offset<br>offset | Table 6-2 CPU Instruction Set: extended ISA (1/2) | Instruction | De | | Format | | | | | | |---------------------------|--------------------------------|--------------|--------|--------------|------------------|-----------|--------------------------|------------| | Load/store i | op base rt | | | offset | | | | | | LD | Load Doubleword | | | | LD | | rt, offset ( | base) | | LDL | Load Doubleword Left | | | | LDL | | rt, offset ( | | | LDR | Load Doubleword Right | | | | LDR | | rt, offset ( | | | LL | Load Linked | | | | LL | | rt, offset ( | base) | | LLD | Load Linked Doubleword | | | | LLD | | rt, offset ( | base) | | LWU | Load Word Unsigned | | | | LWU | | rt, offset (l | base) | | sc | Store Conditional | | | | sc | | rt, offset (I | | | SCD | Store Conditional Doubleword | | | | SCD | | rt, offset (l | base) | | SD | Store Doubleword | | | | SD | | rt, offset ( | pase) | | SDL | Store Doubleword Left | | | | SDL | | rt, offset (I | oase) | | SDR | Store Doubleword Right | | | | SDR | | rt, offset (I | | | ALU immedi | iate instructions | ор | rs | rt | in | immediate | | | | DADDI | Doubleword Add Immediate | <del>.</del> | | | DADDI | | rt, rs, imm | _<br>ediat | | DADDIU | Doubleword Add Immediate U | nsigned | | | DADDIU | | rt, rs, imm | | | 3-operand ty | pe instructions | ор | rs | rt | rd | sa | funct | ] | | DADD | Doubleword Add | <u>_</u> | | <del>.</del> | DADD | | rd, rs, rt | | | DADDU | Doubleword Add Unsigned | | | | DADDU | | rd, rs, rt | | | DSUB | Doubleword Subtract | | | | DSUB | | rd, rs, rt | | | DSUBU | Doubleword Subtract Unsigned | d | | | DSUBU | | rd, rs, rt | | | Shift instruct | tions | ор | rs | rt | rd | sa | funct | ] | | DSLL | Doubleword Shift Left Logical | | | | DSLL | | rd, rt, sa | | | DSRL | Doubleword Shift Right Logica | 1 | | | DSRL | | rd, rt, sa | | | DSRA | Doubleword Shift Right Arithm | | | | DSRA | | rd, rt, sa | | | DSLLV | Doubleword Shift Left Logical | | | | DSLLV | | rd, rt, rs | | | DSRLV | Doubleword Shift Right Logica | | | | DSRLV | | rd, rt, rs | | | | Doubleword Shift Right Arithm | | le | | DSRAV | | rd, rt, rs | | | DSRAV | DOGDIONOIG OILLE HIGHE ALLEINE | | | ,, | | | | | | | Doubleword Shift Left Logical+ | 32 | | | DSLL32 | | rd, rt. sa | | | DSRAV<br>DSLL32<br>DSRL32 | • | | | | DSLL32<br>DSRL32 | | rd, rt, sa<br>rd, rt, sa | | Table 6-2 CPU Instruction Set: extended ISA (2/2) | Instruction | Description | | | | | Forr | mat | • | |----------------|---------------------------------|-------------|--------------|--------------|-----------|--------|--------------------------|------| | Multiply/divi | de instructions | ор | rs | rt | rd | sa | funct | 7 | | DMULT | Doubleword Multiply | | | | DMULT | | rs, rt | | | DMULTU | Doubleword Multiply Unsigne | d | | | DMULT | | rs, rt | | | DDIV | Doubleword Divide | | | | DDIV | | rs, rt | | | UVIDO | Doubleword Divide Unsigned | <u> </u> | | | DDIVU | | rs, rt | | | Branch instr | uctions (1) | ор | rs | rt | | offset | | | | BEQL | Branch On Equal Likely | | <del>.</del> | | BEQL | | rs, rt, offse | et | | BNEL | Branch On Not Equal Likely | | | | BNEL | | rs, rt, offse | et | | BLEZL | Branch On Less Than Or Equa | | kely | | BLEZL | | rs, offset | | | BGTZL | Branch On Greater Than Zero | Likely | | | BGTZL | | rs, offset | | | Branch instru | uctions (2) | REGIMM | rs | sub | | offset | | ] | | BLTZL | Branch On Less Than Zero Like | | | · | BLTZL | | rs, offset | | | BGEZL | Branch On Greater Than Or Eq | | | | BGEZL | 1 | rs, offset | | | BLTZALL | Branch On Less Than Zero And | | | | BLTZAL | L i | rs, offset | | | BGEZALL | Branch On Greater Than Or Eq | ual To Zero | And Link | Likely | BGEZAL | L 1 | rs, offset | | | Special instru | uctions | SPECIAL | rs | rt | rd | sa | funct | ] | | TGE | Trap If Greater Than Or Equal | | | | TGE | | <br>'s, rt | | | TGEU | Trap If Greater Than Or Equal | Unsigned | | | TGEU | , | s, rt | | | TLT | Trap If Less Than | | | | TLT | r | s, rt | | | TLTU | Trap If Less Than Unsigned | | | | TLTU | r | s, rt | | | TEQ | Trap If Equal | | | | TEQ | r | s, rt | | | TNE | Trap If Not Equal | <u>.</u> | | | TNE | r | s, rt | | | Exception im | mediate instructions | REGIMM | rs | sub | immediate | | | ] | | TGEI | Trap If Greater Than Or Equal I | mmediate | | | TGEI | | s, immedia | ata. | | TGEIU | Trap If Greater Than Or Equal I | mmediate L | Insigned | | TGEIU | | s, immedia<br>s, immedia | | | TLTI | Trap If Less Than Immediate | | | | TLTI | | s, immedia | | | TLTIU | Trap If Less Than Immediate U | nsigned | | | TLTIU | | s, immedi | | | TEQI | Trap If Equal Immediate | _ | | | TEQI | | s, immedia | | | TNEI | Trap If Not Equal Immediate | | | | TNEI | | s, immedia | | | Coprocessor | instructions (1) | COPz | sub | rt | rd | 0 | | | | DMFCz | Doubleword Move From Copro | | <u>.</u> | <del>_</del> | DMFCz | | t, rd | - | | DMTCz | Doubleword Move To Copocess | sor z | | | DMTCz | | t, rd | | | Coprocessor i | instructions (2) | ор | base | rt | | offset | | | | DCz | Load Doubleword To Coprocess | sor z | | | LDCz | | , offset (b | ase) | | SDCz | Store Doubleword From Coproc | | | | SDCz | | , offset (b | | | Coprocessor i | nstructions (3) | COPz | ВС | br | | offset | | | | 3CzTL | Branch On Coprocessor z True I | BCzTŁ | | | | | | | | BCzFL | Branch On Coprocessor z False | | | | DCZIL | U | ffset | | Table 6-3 System Control Coprocessor(CP0) Instruction Set | Instruction | Desci | | Format | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|--------------------|----|--------------------------------|------------------------------------------------| | System con | trol coprocessor instructions (1) | СОРО | sub | rt | rd | 0 | | MFC0<br>MTC0<br>DMFC0<br>DMTC0 | Move From Coprocessor 0<br>Move To Coprocessor 0<br>Doubleword Move From Copro<br>Doubleword Move To Coproces | | | | MFC0<br>MTC0<br>DMFC0<br>DMTC0 | rt, rd<br>rt, rd<br>rt, rd<br>rt, rd<br>rt, rd | | System con | trol coprocessor instructions (2) | СОРО | со | | funct | | | TLBR<br>TLBWI<br>TLBWR<br>TLBP<br>ERET | Read Indexed TLB Entry Write Indexed TLB Entry Write Random TLB Entry Probe TLB For Matching Entry Exception Return | | | | TLBR TLBWI TLBWR TLBP ERET | | | System con | trol coprocessor instructions (3) | of | fset | | | | | CACHE | Cache operation | CACHE | sub, offset (base) | | | | ## 6.3 FPU Instruction Set All the FPU instructions are 32 bits long and positioned at a word boundary. Table 6-4 lists the FPU instructions. Table 6-4 FPU Instruction Set | Instruction | De | | Fo | rmat | | | | | |---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|---| | Load/store inst | ructions | base | ft | | offset | | | | | LWC1<br>SWC1<br>LDC1<br>SDC1 | Load Word To FPU Store Word From FPU Load Dobleword To FPU Store Doubleword From FPU Load Dobleword From FPU Store Doubleword From FPU LWC1 Store SWC1 ft, offset LDC1 ft, offset | | | | | | | | | Transfer instru | ctions | COP1 | sub | rt | fs | | 0 | ] | | MTC1<br>MFC1<br>CTC1<br>CFC1<br>DMTC1<br>DMFC1 | Move Word To FPU Move Word From FPU Move Control Word To FPU Move Control Word To FPU Move Control Word From FPU Doubleword Move To FPU Doubleword Move From FPU Doubleword Move From FPU Doubleword Move From FPU Doubleword Move From FPU MTC1 rt, fs Doubleword Move From FPU DMFC1 rt, fs | | | | | | | | | Conversion ins | tructions | COP1 | fmt | 0 | fs | fd | funct | ] | | CVT.S.fmt CVT.D.fmt CVT.L.fmt CVT.W.fmt ROUND.L.fmt ROUND.W.fmt TRUNC.L.fmt TRUNC.W.fmt CEIL.L.fmt CEIL.W.fmt FLOOR.L.fmt FLOOR.W.fmt | Floating-point Convert To Single Floating-point Format Floating-point Convert To Double Floating-point Format Floating-point Convert To Long Fixed-point Format Floating-point Convert To Single Fixed-point Format Floating-point Round To Long Fixed-point Format Floating-point Round To Single Fixed-point Format Floating-point Truncate To Long Fixed-point Format Floating-point Ceiling To Long Fixed-point Format Floating-point Ceiling To Single Fixed-point Format Floating-point Floor To Long Fixed-point Format Floating-point Floor To Single Fixed-point Format Floating-point Floor To Single Fixed-point Format | | | | | W.fmt<br>fmt<br>V.fmt<br>nt<br>mt | fd, fs | | | ADD.fmt<br>SUB.fmt<br>MUL.fmt<br>DIV.fmt<br>SQRT.fmt<br>ABS.fmt<br>MOV.fmt<br>NEG.fmt | Floating-point Add Floating-point Subtract Floating-point Multiply Floating-point Divide Floating-point Square Root Floating-point Absolute value Floating-point Move Floating-point Negate | ADD.fmt fd, fs, ft SUB.fmt fd, fs, ft MUL.fmt fd, fs, ft DIV.fmt fd, fs, ft SQRT.fmt fd, fs ABS.fmt fd, fs MOV.fmt fd, fs NEG.fmt fd, fs | | | <u> </u> | | | | | Compare instru | ctions | COP1 | fmt | ft | fs | 0 | funct | ] | | C.cond.fmt | Floating-point Compare | | | | C.cond.fr | nt | fs, ft | | | FPU branch inst | ructions | COP1 | вс | br | | offset | | ] | | BC1T<br>BC1F<br>BC1TL<br>BC1FL | Branch On FPU True<br>Branch On FPU False<br>Branch On FPU True Likely<br>Branch On FPU False Likely | | | | | 1 | offset<br>offset<br>offset<br>offset | | #### 6.4 Instruction Execution Time In principle, the Va4200 executes an instruction in one cycle. Some instructions, however, are executed in two cycles. This section describes the case where two cycles are required to execute an instruction. #### 6.4.1 CPU instruction (1) The data loaded by a load instruction cannot be used in a delay slot. When an instruction that uses loaded data is located in a delay slot, the pipeline is stalled. The store instruction causes the pipeline to be stalled by the delay slot if it is followed by a load or store instruction. When the condition of a branch instruction is satisfied, and when a jump instruction is executed, the instruction at the destination address is executed after the delay slot. Table 6-5 Number of Delay Slot Cycles | Instruction Category | Necessary Number of Cycles (PCycle) | |----------------------|-------------------------------------| | Load | 1 | | Store | 1 | | Jump | 1 | | Branch | 1 | (2) When an integer multiply or divide instruction is executed, the pipeline is stalled for the duration of the following number of cycles: Table 6-6 Number of Stall Cycles of Integer Multiply/Divide Instruction | Instruction | Necessary Number of Cycles (PCycle) | |-------------|-------------------------------------| | MULT | 12 | | MULTU | 13 | | DIV | 39 | | DIVU | 39 | | DMULT | 23 | | DMULTU | 24 | | DDIV | 71 | | DDIVU | 71 | ## 6.4.2 FPU instruction (1) To execute the load/store/transfer instruction, the following number of cycles is necessary: Table 6-7 Number of Execution Cycles of Load/Store/Transfer Instruction | Instruction | Number of Cycles (PCycle) | |-------------|---------------------------| | LWC1 | 2/1 Note | | SWC1 | 1 | | LDC1 | 2/1 Note | | SDC1 | 1 | | MTC1 | 1 | | MFC1 | 1 | | DMTC1 | 1 | | DMFC1 | 1 | | СТС1 | 1 | | CFC1 | 1 | Note If the load result is used by an instruction in the delay slot, the pipeline is interlocked for the duration of one cycle. (2) The following number of cycles is appended when the compare/arithmetic operation/branch instruction is executed: Table 6-8 Number of Delay Cycles of FPU Instruction Note 1 | | | lumber of Cycle | es (PCycle) Note | 2 | |--------------|----|-----------------|------------------|---| | Instruction | S | D | w | L | | Add.fmt | 3 | 3 | | | | Sub.fmt | 2 | 2 | | | | Mul.fmt | 11 | 20 | | | | Div.fmt | 29 | 58 | | | | Sqrt.fmt | 31 | 60 | | | | Abs.fmt | 1 | 1 | 1 | | | Mov.fmt | 1 | 1 | | | | Neg.fmt | 1 | 1 | | | | Round.W.fmt | 5 | 5 | | | | Trunc.W.fmt | 5 | 5 | | | | Ceil.W.fmt | 5 | 5 | | | | Floor.W.fmt | 5 | 5 | | | | Round.L.fmt | 5 | 5 | | | | Trunc.L.fmt | 5 | 5 | | | | Ceil.L.fmt | 5 | 5 | | | | Floor.L.fmt | 5 | 5 | | | | Cvt.S.fmt | _ | 2 | 5 | 5 | | Cvt.D.fmt | 1 | _ | 5 | 5 | | Cvt.W.fmt | 5 | 5 | | | | Cvt.L.fmt | 5 | 5 | | | | C.cond.fmt | 1 | 1 | | | | BC1T Note 3 | 1 | | | | | BC1F Note 3 | 1 | | | | | BC1TL Note 3 | 1 | | | | | BC1FL Note 3 | 1 | | | | - Note 1. If the next instruction needs the result of a floating-point operation instruction, one more PCycle is necessary for bypassing the hardware interlock. - 2. The multi-cycle floating-point operation instructions for which the results are apparent are not shown in the above table. All these instructions need 2 PCycle to be completely executed. - 3. The branch delay slot of 1 PCycle defined in terms of structure is applied to all the FPU branch instructions. #### 7. ELECTRICAL SPECIFICATIONS (PRELIMINARY) Thermal condition The temperature characteristics shown below is under a forcibly ventilated condition. The ventilation condition differs depending on the operating condition. In the worst case, however, a forced ventilation of 1.5 m/s min. is necessary. #### Absolute Maximum Rating (T<sub>a</sub> = 25 °C) | Parameter | Symbol | Condition | Rating | Unit | |----------------------------|--------|----------------------------------------|--------------|------| | Supply Voltage | VDD | | -0.5 to +4.0 | v | | Input Voltage | Vı | ······································ | -0.5 to +4.0 | ٧ | | | | Pulse of less than 15 ns | -3.0 to +4.0 | V | | Operating Temperature Note | Topt | | 0 to +85 | °C | | Storage Temperature | Teng | - | -65 to +150 | °C | Note Topt is determined by Tc (case temperature). Caution 1. Do not short-circuit two or more outputs at the same time. 2. If the absolute maximum rating of even one of the above parameters is exceeded, the quality of the product may be degraded. Therefore, unless the absolute maximum rating is strictly observed, the product may be physically damaged. Use this product without any parameter nearing these ratings. The specifications and conditions shown in DC Characteristics and AC Characteristics below are the range within which the product can operate normally, and within which the quality of the product is guaranteed. DC Characteristics (Tc = 0 to +85 °C, VDD = 3.3 V $\pm$ 0.3 V) | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |-----------------------------------|--------|--------------------------|---------|---------|------| | High-Level Output Voltage | Voн | loн = -4 mA | 2.4 | | V | | High-Level Output Voltage Note 1 | Vонс | lон = −4 mA | 2.7 | | ٧ | | Low-Level Output Voltage | Nor . | lot = 4 mA | | 0.4 | ٧ | | High-Level Input Voltage Note 2 | ViH | | 2.0 | Vpp+0.5 | V | | Low-Level Input Voltage Note 2 | VIL | | -0.5 | +0.8 | V | | | | Pulse of less than 15 ns | -3.0 | +0.8 | ٧ | | High-Level Input Voltage Note 3 | Vінс | | 0.8 Vpp | Vpp+0.5 | ٧ | | Low-Level Input Voltage Note 3 | Vic | | -0.5 | 0.2 Voo | ٧ | | | | Pulse of less than 15 ns | -3.0 | 0.2 Vpp | ٧ | | Operating Current | laa | | | 0.67 | Α | | High-Level Input Leakage Current | Ішн | VDD = 3.6 V, VI = 3.6 V | | 10 | μА | | Low-Level Input Leakage Current | lui. | Vod = 3.6 V, Vi = 0 V | | -10 | μА | | High-Level Output Leakage Current | Ігон | VDD = 3.6 V, VI = 3.6 V | | 20 | μА | | Low-Level Output Leakage Current | Itot | Vod = 3.6 V, Vi = 0 V | | -20 | μА | - Note 1. Applied to the TClock, RClock, and MasterOut pins - 2. Applied to pins other than MasterClock - 3. Applied to the MasterClock pin only. Remark The supply current during operation is almost proportional to the operating clock frequency. ### Capacitance $(T_a = 25 \text{ °C}, V_{DD} = 0 \text{ V})$ | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |--------------------|--------|-------------------------------|------|------|------| | Input Capacitance | Cin | fc = 1 MHz, 0 V at pins other | | 10 | pF | | Output Capacitance | Cout | than those not measured | | 10 | pF | #### AC Characteristics (Tc = 0 to +85 °C, Vob = $3.3\pm0.3$ V) | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |------------------------------|-------------------|-----------|---------|------|------| | MasterClock High-Level Width | tMCkHigh | | 6 | | ns | | MasterClock Low-Level Width | tMCkLow | | 6 | | ns | | MasterClock Frequency Note | | | 10 | 40 | MHz | | MasterClock Cycle | <b>EMCKP</b> | | 25 | 100 | ns | | Clock Jitter | <b>TMC</b> Jitter | | | ±500 | ps | | MasterClock rise time | tMCRise | | | 5 | ns | | MasterClock fall time | <b>t</b> MCFall | | | 5 | ns | | JTAG Clock Cycle | †JTAGCkP | | 4×tmckP | | ns | Note The operation of the Vn4200 is guaranteed only when PLL is enabled. In the RP mode, it is guaranteed at 40 MHz. #### System Interface Parameters (Tc = 0 to +85 °C, VDD = 3.3±0.3 V) | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |-----------------------------------|-----------------|--------------|------|------|------| | Data Output Delay Time Note 1 | too | CL = 50 pF | 2.0 | 10 | ns | | Data Setup Delay Time Note 1 | tos | | 3.5 | | ns | | Data Hold Delay Time Note 1 | tон | | 1.5 | | ns | | Mode Data Setup Delay Time Note 2 | tmos | - | 3.5 | | ns | | Mode Data Hold Delay Time Note 2 | tмрн | | 1.5 | | ns | | Status Output Delay Time | tso | CL = 20 pF | 3.5 | 7.5 | ns | | Clock Rise Time Note 3, 4 | <b>TCORise</b> | | | 5 | ns | | Clock Fall Time Note 3, 4 | <b>t</b> COFall | CL = 50 pF | | 5 | ns | | Clock High-Level Width Note 3 | tcoHigh | - CL = 30 με | 6 | | ns | | Clock Low-Level Width Note 3 | tcoLow | | 6 | | ns | - Note 1. Applied to all the interface pins except Status (3:0), BigEndian, DataRate, and Div4. - 2. Applied to the BigEndian, DataRate, and Div4 pins. (However, the function of the Div4 is not supported by the current VR4200.) - 3. Applied to the RClock, TClock, and MaterOut pins. - 4. When applied to RClock or TClock, the parameter is set by the sum of the load capacitances of the RClock0 and RClock1, or TClock0 and TClock1, with the PGA package. For example, if the sum of the load capacitances of RClock0 and RClock1 is 75 pF, the clock rise and fall times are respectively 7 ns. ### **Load Coefficient** | Parameter | Symbol | Condition | Re | ting | I J=ia | |-------------------|--------|-----------|------|------|----------| | T at at it let et | Symbol | | MIN. | MAX. | Unit | | Load Coefficient | CLD | | | 2 | ns/25 pF | ## **Test Condition** ## Test Load ### **Timing Chart** ### **Clock timing** #### **Clock jitter** - Note 1. When SyncOut and SyncIn is connected with the shortest path, the point of TClock of 50% is the point of MasterClock of 50%. - 2. RClock advances TClock 90 degrees in phase. Remark To match the MasterClock edge, keep the wiring capacitances of the SyncIn/SyncOut bus, TClock, and RClock the same. #### System interface edge timing ### Reset timing Note The function of the $\overline{\text{Div4}}$ pin is not supported by the current VR4200. ## Relations of clocking (Div2 mode) ### 8. PACKAGE DRAWINGS # 208 PIN PLASTIC QFP (FINE PITCH) ( $\square$ 28) #### NOTE Each lead centerline is located within 0.08 mm (0.003 inch) of its true position (T.P.) at maximum material condition. | | | _ | |------|-------------|-----------------------------------| | ITEM | MILLIMETERS | INCHES | | A_ | 30.6±0.3 | 1.205±0.012 | | В | 28.0±0.2 | 1.102 <sup>+0.009</sup><br>-0.008 | | _c | 28.0±0.2 | 1.102+0.009 | | D | 30.6±0.3 | 1.205±0.012 | | F | 1.25 | 0.049 | | G | 1.25 | 0.049 | | Н | 0.20±0.10 | 0.008±0.004 | | | 0.08 | 0.003 | | J | 0.5 (ፐ.ዮ.) | 0.020 (T.P.) | | K | 1.3±0.2 | 0.051±0.008 | | L | 0.5±0.2 | 0.020+0.008 | | М | 0.15±0.05 | 0.006±0.002 | | N | 0.10 | 0.004 | | P | 3.2 | 0.126 | | Q | 0.4±0.1 | 0.016+0.004 | | R | 5°±5° | 5°±5° | | s | 3.8 MAX. | 0.150 MAX. | | | | | P208GD-50-LML, MML-1 ## 179 PIN CERAMIC PGA (SEAM WELD) #### NOTE Each lead centerline is located within $\phi$ 0.254 mm ( $\phi$ 0.010 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|--------------------|--------------| | Α | 47.24±0.47 | 1.860±0.019 | | D | 47.24±0.47 | 1.860±0.019 | | E | 2.03 | 0.080 | | F | 2.54 (T.P.) | 0.100 (T.P.) | | G | 3.3±0.2 | 0.130±0.008 | | Н | 1.17 MIN. | 0.046 MIN. | | 1 | 3.22 | 0.127 | | J | 5.62 MAX. | 0.221 MAX. | | К | ¢1.27±0.2 | φ0.050±0.008 | | L | <b>¢</b> 0.46±0.05 | Ø0.018±0.002 | | М | 0.254 | 0.010 | | Р | 36.46 | 1.435 | | a | 1.8 | 0.071 | | R | 33.92 | 1.335 | | S | 1.50 MAX. | 0.059 MAX | ## APPENDIX DIFFERENCES AMONG VR4200, VR4000PC, AND VR4400PC™ | ltem | Va4200 | V <sub>R</sub> 4000PC | Vr4400PC | |-------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------| | Operating Frequency | Internal: 80 MHz,<br>external: 40 MHz | Internal: 100 MHz,<br>external: 50 MHz | Internal: 150 MHz,<br>external: 75 MHz | | Pipeline | 5-stage pipeline | 8-stage super pipeline | | | Delay Slot | Branch: 1, load: 1 | Branch: 3, load: 2 | | | FPU | Provided (common to integer operation block) | Provided | | | Physical Address | 33 bits | 36 bits | | | TLB | 33 entry pairs | 48 entry pairs | | | Cache Size | Instruction: 16 KB,<br>data: 8 KB | Instruction: 8 KB,<br>data: 8 KB | Instruction: 16 KB,<br>data: 16 KB | | Cache Line Size | Instruction: 8 words,<br>data: 4 words | 4/8 words selectable | | | System Interface<br>Division Ratio (vs. PClock) | 2/4 selectable | 2/3/4 selectable | 2/3/4/6/8 selectable | | System Bus Check | Byte parity | ECC/byte parity selectable | | | Write Data Transfer Rate | DDx/Dxx selectable (2 choices) | D-Dxxx selectable (9 choices) | | | Bus Status of Unused<br>Cycle | Holds value of previous cycle (only data at beginning and in middle of block) | Undefined | | | Store Buffer | 1 entry | None | 1 entry | | External Normal Interrupt | Int (4:0) | Int (5:0) (Int5 is shared by timer interrupt) | | | Initial Setting at Reset | Set by dedicated pins<br>(BigEndian, DataRate,<br>Div4 Note) | Set by BTMC (input from dedicated serial pin) | | | Status Indication | Output from Status (3:0) pin | None | | | Low Power Mode | Reduces power to 1/4 | None | | | PRId Register | Value of Imp area = 0×0A | Value of Imp area ≠ 0×04 | | | Package | 179-pin PGA, 208-pin QFP | 179-pin PGA | | | Supply Voltage | 3.3 V | 5 V | 5 V, 3.3 V (separate products) | Note Setting by this function is not supported by the current Vn4200. ## **NOTES FOR CMOS DEVICES -** ## PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. #### **(2**) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. #### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. Related documents VR4000, VR4400 VR4000PC, VR4400PC Vn4000PC User's manual - architecture (IEU-1344) User's manual - hardware (IEU-1329) Data sheet (IC-3197) [MEMO] No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. The devices listed in this document are not suitable for use in aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or they intend to use "Standard" quality grade NEC devices for applications not intended by NEC, please contact our sales people in advance. Application examples recommended by NEC Corporation Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc. Special: Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc. M4 92.6 VR4000, VR4000PC, VR4200, VR4400, VR4400PC, and VR series are trademarks of NEC Corporation.